## IMPLEMENTATION OF VEDIC MULTIPLIER USING REVERSIBLE GATES

P. Koti Lakshmi<sup>1</sup>, B Santhosh Kumar<sup>2</sup>, Prof.Rameshwar Rao<sup>3</sup>

<sup>1</sup>Assistant Professor, Department of ECE, UCE, Osmania University, Hyderabad. <sup>2</sup>Student, ME(ESVLSID), Department of ECE, UCE, Osmania University, Hyderabad santhosh\_budati@yahoo.com <sup>3</sup>Professor(Retd), Dept of ECE, UCE, Osmania University, Hyderabad. rameshwar rao@hotmail.com

## ABSTRACT

With DSP applications evolving continuously, there is continuous need for improved multipliers which are faster and power efficient. Reversible logic is a new and promising field which addresses the problem of power dissipation. It has been shown to consume zero power theoretically. Vedic mathematics techniques have always proven to be fast and efficient for solving various problems. Therefore, in this paper we implement Urdhva Tiryagbhyam algorithm using reversible logic thereby addressing two important issues – speed and power consumption of implementation of multipliers. In this work, the design of 4x4 Vedic multiplier is optimized by reducing the number of logic gates, constant inputs, and garbage outputs. This multiplier can find its application in various fields like convolution, filter applications, cryptography, and communication.

#### **KEYWORDS**

Multipliers, Urdhva Tiryagbhyam algorithm, Reversible Logic, Vedic Multiplier, Optimization, Quantum cost.

## **1. INTRODUCTION**

A digital signal processor (DSP) is an integrated circuit designed for high-speed data manipulations, and is used in audio, communications, image manipulation, and other data-acquisition and data-control applications. The arithmetic operations performed by most of the DSPs are addition, subtraction which are simple and multiplication, division are complex. The simple multiplication operation may consume many cycles to complete the operation. This causes the processor to become quite slow. To overcome this problem UT multiplier is used. The main constraints of any embedded system are low Power dissipation, high Speed, less Area. The speed of the processor can be increased by using the Vedic Mathematics . The minimum power dissipation is one of the main requirements of the system. The power dissipated in the system can be reduced by introducing Reversible logic. The power dissipation of the reversible logic under idle conditions is Zero. Multiplier is the most chief element in the computing systems such as Digital signal processing, microprocessor, FIR filter etc. So the performance of these application

David C. Wyld et al. (Eds) : ACITY, DPPR, VLSI, WiMNET, AIAA, CNDC - 2015 pp. 125–134, 2015. © CS & IT-CSCP 2015 DOI : 10.5121/csit.2015.51311

#### 126 Computer Science & Information Technology (CS & IT)

can be improved by optimizing the various parameter of the multiplier such as power, speed, area and fault tolerance property. Since these parameter are very much important for Reversible logic circuit or information lossless circuit has zero internal power dissipation and also there are few families of reversible gate that have inherent fault tolerant. This tolerant property in reversible circuit have application in variety of emerging technology such as quantum computing, nanotechnology etc. According to the Moore's law ,by the 2020 the basic memory components of a computer will the size of the individual atoms. At such scales current theory of computer will be fail and an quantum computing reinvented the theory of computer science, Quantum computer can complete task in the breathtakingly time with no internal power dissipation. Multiplication process involves generation of partial products, addition of partial products and finally total product is obtained. So the performance of the multiplier depends on the number of partial products and the speed of the adder.

Vedic mathematics has 16 formulae for performing arithmetic calculation. An Urdhva Tiryakbahayam formula is used for he multiplication, application for all types for multiplication. its literal means "Vertical and Cross-wise" which enhance the speed of multiplication operation. This paper deals with the survey and comparison of the various multiplier mainly in terms of the power, delay, quantum cost. From the survey it is find that the reversible Vedic multiplier based on the Urdhva tiryagbhyam aphorisms is offer the best results in terms of delay, area, power and quantum cost.

In the Array Multiplier ,generation of partial products and addition of that will take more time. Time is an important factor for any computing system. So, in this paper we are proposing the Vedic Multiplier which give results quicker than array multiplier and also Vedic Multiplier using reversible gates is designed with less TRLIC to decrease the power dissipation. In this paper we are also designing the signed vedic multiplier for multiplication of signed numbers.

Vedic Multiplier using reversible gates was proposed by different authors[2][3][4] and they had calculated TRLIC. In this paper we are designing the optimized Vedic multiplier and comparing with that. In this paper, we are discussing basic reversible gates, algorithm of 2x2 vedic multiplier and 4x4 vedic multiplier and how it is optimized by reducing number of gates, garbage outputs, quantum cost, constant inputs.

## **2. REVERSIBLE GATES**

#### 2.1. Reversible Logic Gates

**2.1.1 Feynman Gate**: It is 2x2 gate [3]. If the first input i.e. A is given as 1 the second output will be the complement of the second input i.e. B. so, this gate is also known as Controlled Not Gate. It can also be used to copy inputs. Quantum cost of this gate is one.

**2.1.2 Peres Gate**: It is a 3x3 gate [3]. It can be used as a half adder with third input i.e. c as 0.It also serves the purpose of fan out. Quantum cost of this gate is four.

**2.1.3 HNG Gate**: It is a 4x4 gate [3]. A single HNG gate can serve as a one bit full adder. Quantum cost of this gate is six.

**2.1.4 BVPPG gate:** In this 5x5 reversible gate [3] is proposed. It is basically for multiplication and can generate two partial products at a time. Quantum cost of this gate is ten.

The basic reversible gates are shown in Fig 1.





## **3. MULTIPLICATION USING URDHVA TIRYAGBHYAM SUTRA**

A Vedic maths offers two sutras – Urdhva Tiryagbhyam sutra and Nikhilam Sutra for multiplication. Nikhilam sutra is best used for numbers which are nearer to the base of 10,100, 1000 and increased power of 10, whereas Urdhva Tiryagbhyam can be used for any multiplication. The most powerful Vedic multiplication sutra Urdhva Tiryagbhyam means "Vertically and Crosswise". This technique is applicable for any type of number system. General procedure for Urdhva Tiryagbhyam.

*Algorithm*: Let us consider two digit (for binary number system consider 2 bits) multiplicand and multiplier as "A1 A0" and "B1 B0" respectively and the result as R3R2R1R0.

• Multiplication starts with LSB of the operands i.e. vertical multiplication of A0 and B0 will generate the LSB of the result i. e. R0. For binary numbers no carry will be generated at this stage.

R0 = A0B0....(3)

• R1 is obtained by crosswise multiplication of A0, B1 and A1, B0 and then adding the two products. In this stage crosswise multiplication and simultaneous addition of the product generates R1 as sum and carry say C1.

C1R1 = A0B1 + A1B0 .....(4)

• Again the vertical multiplication between two MSB of the operands i. e. A1 and B1 takes place and product is added with the generated carry C1 in the previous stage to give the third bit of result e. R3 as sum and fourth bit R4 as carry.

R3R2 = A1B1 + C1 .....(5)

• Final result is obtained by concatenating R3, R2, R1, and R0. This method is applicable for n number of bits.



#### R3 R2 R1 R0

Fig.2 Vertically and Crosswise Multiplication

#### 3.1 2x2 Vedic Multiplier

The 2x2 Vedic multiplier is implemented using 4 equations mentioned below and the logical diagram is shown in fig 3.

| q0 = a0.b0                                       | (6) |
|--------------------------------------------------|-----|
| $q1 = (a1.b0) \text{ xor } (a0.b1) \dots$        | (7) |
| $q^2 = (a0.a1.b0.b1) \text{ xor } (a1.b1) \dots$ | (8) |
| q3=a0.a1.b0.b1                                   | (9) |



Fig.3 2x2 Binary vedic multiplier

The reversible implementation the circuit uses five Peres gates and one Feynman gate as shown in fig 4. This design has a total quantum cost of 21, number of garbage outputs as 11 and number of constant inputs 4. The gate count is 6. This design does not take into consideration the fan outs. The overall performance of the UT multiplier is scaled up by optimizing each individual unit in terms of quantum cost, garbage outputs etc.

128



Fig.4 Non optimized 2x2 vedic multiplier

#### 3.1.1 Optimized 2x2 Vedic Multiplier

Reversible implementation is done using a BVPPG gate, three Peres gates and a Feynman gate as shown in fig 5. BVPPG gate generates two partial products among which, one is Q0. Q1 is obtained from one of the Peres gates and Q2, Q3 are the outputs from Feynman gate. This design needs five reversible logic gates, five constant inputs and generates five garbage outputs. Quantum cost and TRLIC of this implementation are 23 and 38 respectively. In this implementation fan out of every signal including primary inputs is one.



#### 3.2 4x4 Vedic Multiplier Implementation

Block diagram of 4x4 is shown in Fig. 6. In this block four 2x2 multipliers are arranged systematically. Each multiplier accepts four input bits; two bits from multiplicand and other two bits from multiplier. Addition of partial products are done using two four bit ripple carry adder and 5bit rca.



Fig.6 Non optimized 4x4 vedic multiplier

#### 3.2.1 Optimized 4x4 Vedic multiplier

Block diagram of 4x4 is shown in Fig. 7. In this block four 2x2 multipliers are arranged systematically. Each multiplier accepts four input bits; two bits from multiplicand and other two bits from multiplier. Addition of partial products are done using two four bit ripple carry adder, a two bit ripple carry adder and a half adder. We obtain the final result by concatenating the last two bits of the first multiplier, four sum bits of the second four bit ripple carry adder and the sum bits of two bit ripple carry adder.



Fig.7 Optimized 4x4 Vedic multiplier

The comparison of optimized and non optimized vedic multiplier are shown below in Table No.1. by considering the parameters of teversible gates like number of gates, constant inputs, garbage outputs and quantum cost. In total we will add this all parameters to find out the total reversible logic implementation cost[TRLIC].

| Multiplier                               | No of | Constant | Garbage | Quantum | TRLIC |
|------------------------------------------|-------|----------|---------|---------|-------|
|                                          | gates | inputs   | caount  | cost    |       |
| Non Optimized 4x4 vedic Multiplier       | 37    | 29       | 62      | 162     | 290   |
| using non optimized 2x2 mutiplier        |       |          |         |         |       |
| Non Optimized 4x4 vedic Multiplier       | 33    | 33       | 43      | 164     | 273   |
| using optimized 2x2 mutiplier            |       |          |         |         |       |
| Optimized 4x4 vedic Multiplier using non | 37    | 27       | 52      | 148     | 264   |
| optimized 2x2 mutiplier                  |       |          |         |         |       |
| Optimized 4x4 vedic Multiplier using     | 31    | 31       | 40      | 156     | 258   |
| optimized 2x2 mutiplier                  |       |          |         |         |       |

 Table 1. Comparison of 4x4 vedic multiplier

From the comparison Table No.1 we can see that our design requires less number of gates compare to other multipliers. Garbage outputs and quantum cost is also less. Constant inputs required is lesser than four other multipliers. Significant reduction in quantum cost and TRLIC is observed. So, we can say our design is optimized as compare to other designs exist in terms of number of gates, constant inputs, garbage outputs, quantum cost, and TRLIC.

## **5. SIGNED VEDIC MULTIPLIER**

### 5.1. Algorithm for signed Multiplier

Step1: First we are declaring inputs and outputs.

Step2: Now we are taking MSB bits of both inputs which is a sign bit and now we are calculating XOR of both the bits which indicates sign of the result.

Step 3: Now the negative numbers which are in 2's complement form should convert to original Form for this we are subtracting the number with 4 in the case of  $2x^2$  and 16 in the case of  $4x^4$  if at all MSB bit of number is 1.

Step 4: After converting the numbers we are going to call Reversible Unsigned Vedic Multiplier We get the multiplier output.

Step 5 : After getting output from the multiplier we are again converting the number in to 2's Complement form if and only if output XOR output of MSB's of input is 1 otherwise We are taking the direct output.

Signed Vedic Multiplier is used to add signed numbers. Usually in our system negative numbers will be represented in 2's complement form. So when we are declaring inputs they will be in 2's complement form. The usage of unsigned vedic multiplier function is good for normal binary form. To use that function we have to convert 2's complement to normal form and we can call undigned vedic multiplier. The conversion can be made by subtracting the number excluding the sign bit with the corresponding  $2^n$  like for 2bit number we have to subtract with 4, for 4bit we have to subtract with 16.

Now we are taking xor of two MSB bits to get the output sign. For example two MSB bits are 1 and 0 the output sign consists of 1 which represents that result output is negative number. After

#### 132 Computer Science & Information Technology (CS & IT)

converting the negative number to normal form we are going to call corresponding unsigned multiplier and the result will be in normal form.

Now the output result is converted in to normal form if and only if MSB ouput is 10therwiswe the output will be taken same . In this signed vedic multiplier the most important step is converting negative numbers in to normal form.

## 6. RESULTS AND COMPARISON

Simulations are carried out using Xilinx 13.1 and synthesized for Spartan3e XS5OO series target board and results are comapared for vedic multilier implemented with normal and reversible gates for the parameters path delay, routing delay and total power(Table No2). The proposed multiplier is also compared with array multiplier for different word sizes as 4bit,8bit, 16 bit and32bit (Table No 3).

| Parameter         | Normal Vedic Multiplier | Vedic Mutiplier Using Reversible gates |
|-------------------|-------------------------|----------------------------------------|
| Path delay(ns)    | 60.23                   | 49.101                                 |
| Logic delay(ns)   | 32.12                   | 28.426                                 |
| Routing delay(ns) | 28.11                   | 20.625                                 |
| Dynamic power(mw) | 2.35                    | 2                                      |
| Total power(mw)   | 52.21                   | 49.21                                  |

Table No. 2 Comparison of 16x16 normal and Reversible vedic multipliers

From Table No.3 we can say that our proposed multiplier i.e. vedic multiplier is faster than array multiplier.

Table No. 3 Comparison of Varous widths of Vedic and Array Multiplier.

|                    | 4x4 Mı     | ultiplier  | 8x8 Mutiplier |            | 16x16 n    | nultiplier | 32x32 Mutiplier |            |
|--------------------|------------|------------|---------------|------------|------------|------------|-----------------|------------|
|                    | Vedic      | Array      | Vedic         | Array      | Vedic      | Array      | Vedic           | Array      |
| Farameter          | Multiplier | Multiplier | Multiplier    | Multiplier | Multiplier | Multiplier | Multiplier      | Multiplier |
| Path dela(ns)      | 15.36      | 27.36      | 25.54         | 47.12      | 49.101     | 92.57      | 87.587          | 126.33     |
| Logic              | 10.12      | 16.12      | 15.75         | 28.01      | 29 426     | 52.14      | 50.25           | 69 171     |
| delay(ns)          | 10.12      | 10.12      | 15.75         | 20.01      | 20.420     | 52.14      | 50.25           | 08.171     |
| Routing            | 5.24       | 11.24      | 0.79          | 10.11      | 20.675     | 40.42      | 27 227          | 59 164     |
| delay(ns)          | 5.24       | 11.24      | 9.70          | 19.11      | 20.075     | 40.45      | 51.551          | 56.104     |
| Dynamic            | 0.5        | 0.51       | 11            | 1 1 2      | 2          | 2          | 2               | 2          |
| power(mw)          | 0.5        | 0.51       | 1.1           | 1.12       | 2          | 2          | 5               | ,          |
| Total<br>nower(mw) | 12         | 12.12      | 26.63         | 26.7       | 49.21      | 49.21      | 79              | 79         |

|            |       |       |       |        |        |        | 130.503 NS |   |
|------------|-------|-------|-------|--------|--------|--------|------------|---|
| Name       | Value | 80 ns | 90 ns | 100 ns | 110 ns | 120 ns | 30 ns      | 1 |
| 🕨 📑 q[3:0] | 6     | X     | 3     | 0      | 2      | ( 4 )  | 6          | Ī |
| 🕨 📑 a[1:0] | 2     | 1     |       | ×      |        | 2      |            |   |
| Þ 📑 b[1:0] | 3     | X     | 3     | 0      | 1      | 2      | 3          |   |
|            |       |       |       |        |        |        |            |   |
|            |       |       |       |        |        |        |            |   |

Fig.8 2x2 vedic multiplier

In Fig 8. the simulation result of 2x2 Vedic Multiplier is shown. In this Fig.8 a and b are two inputs of 2bit length and output q of 4bit.

| Name            | Value            | 160 ns       | 180 ns  200 n | s                | 240 ns | (250 ns ) (280 ns  |
|-----------------|------------------|--------------|---------------|------------------|--------|--------------------|
| 🔰 mul_out(63:0) | 1834986206483469 | 690422268367 | 7370650       | 1834585206483469 |        | 508517043858818845 |
| 🔰 in1β1:0]      | 15983361         | 29990923     | 25            | 15983361         |        | 992211318          |
| in2[31:0]       | 114806029        | 23021040     | 82 )          | 14806029         |        | 512609597          |

Fig.9 32x32 Vedic Multiplier

Fig.9 shows the simulation result of 8x8 Vedic Multiplierwhere 'in1' and 'in2' are two inputs of 32bit length and output taken as mul\_out of 64bit.

| Name        | Value | 0 ns |        | 200 ns |        | 1400 ns | 600 ns |
|-------------|-------|------|--------|--------|--------|---------|--------|
| 🕨 式 h[16:0] | 0     | 0    | -65025 | 59690  | -53590 | 2760    | 0      |
| ▶ 📑 a[8:0]  | 0     | 0    | 255    | -254   | -233   | 120     | 0      |
| ▶ 📑 b[8:0]  | 23    | 0    | -255   | -235   | 230    | ×       | 23     |
|             |       |      |        |        |        |         |        |

Fig.10 8x8 signed Vedic Multiplier

Fig 10. shows the simulation result of 8x8 Signed Vedic Multiplierwhere 'a' and 'b' are two inputs of 4bit length and output taken as 'h' of 8bit.

## **8.** CONCLUSION

Vedic mathematics is long been known but has not been implemented in the DSP and ADSP processors employing large number of multiplications in calculating the various transforms like FFTs and control applications such as P, PI, PID Controller implementing in FPGA etc. The proposed Vedic multiplier proves to be highly efficient in terms of speed. Due to its regular and parallel structure it can be realized easily on silicon as well. The main advantage is delay increases slowly as input bits increase. Vedic multiplier can be efficiently adopted in designing Fast Fourier Transforms (FFTs) Filters and other applications of DSP like imaging, software defined radios, wireless communications.

## REFERENCES

- [1] H. R. Bhagyalakshmi, M. K. Venkatesha, "An Improved Design of a Multiplier using Reversible Logic Gates," IJEST, Vol. 2, No. 8, 2010
- [2] Rakshith T R and Rakshith Saligram, Design of High Speed Low Power Multiplier using Reversible logic: a Vedic Mathematical Approach, Intl. Conf. on Circuit, Power and Computational Technologies.

- [3] Vijay K Panchal, Vimal H Nayak, "Analysis of multiplier Circuit using Reversible Logic", International Journal for Innovative Research in Science & Technology.
- [4] Prof. Amol D. Morankar, Prof Vivek M.Sakode, "Reversible Multiplier with Peres Gate and Full Adder", International Journal of Electronics Communication and Computer Technology, Volume 4,Issue 4,pp-2249-7838, July 2014.
- [5] A. Shifana Parween and S. Murugeswari, "A Design of High Speed, Area Efficient, Low Power Vedic Multiplier using Reversible Logic Gate", International Journal of Emerging Technology and Advanced Engineering, Volume 4,Issue 2, February 2014.
- [6] Krishnaveni D and Umarani, "VLSI Implementation of Vedic Multiplier with Reduced Delay", International Journal of Advanced Technology & Engineering Research, Volume 2, Issue 4, July 2012
- [7] Swami Bharati Krishna Tirtha, Vedic Mathematics. Delhi: Motilal Banarsidass publishers 1965
- [8] Ch. Harish Kumar, "Implementation and Analysis of Power, Area and Delay of Array, Urdhva,Nikhilam Vedic Multipliers", International Journal of Scientific and Research Publications, Volume 3, Issue 1,January 2013.
- [9] https://www.cs.princeton.edu/courses/archive/fall04/cos576/papers/bennett73.html
- [10] R. Landauer, "Irreversibility and Heat Generation in the Computational Process", IBM Journal of Research and Development, 5, pp. 183-191, 1961.

#### AUTHORS

**Mrs. P. Koti Lakshmi** is working as Assistant Professor in the department of ECE at Osmania University, Hyderabad. She has 15 years of teaching experience. She has obtained her AMIETE Degree from IETE, New Delhi in 1999, her M.E in Digital systems in 2004 and persuing Ph.D in VLSI Design from Osmania University, Hyderabad, Andhra Pradesh. Her areas of interest include VLSI Design and Wireless Communications.

**B** Santhosh Kumar is a student of ME.UCE,OsmaniaUnviversity,Hyderabad. He completed his B Tech from CVR College of Engineering , Hyderabad in the year 2012. His interests are Low power VLSI design circuits, digital circuit designs.

**Prof. Rameshwar Rao** is the Retired Professor from department of ECE, University college of Engineering, Osmania University, Hyderabad. During his tenure he held many positions as Vice Chancellor of JNTUH, Hyderabad, Andhra Pradesh., Dean, Faculty of Engineering, Osmania University (OU)., Convener, PGECET. He obtained B.E. degree in ECE from OU, M.Tech. and Ph.D. degree from the prestigious IIT Bombay. His work experience spans across 35 years as R&D engineer at Avionics Design Bureau, Hindustan Aeronautics Ltd., Hyderabad and as an eminent teacher at Osmania University, Hyderabad. His reach interests include

VHDL Modeling & Synthesis, (During last three years),Data and Computer Communications, Detection and Estimation Theory,Information and Coding Theory, Microprocessor based applications and VLSI Design. He has to his credit more than 60 conference/ journal publications.







# 134